Skip to main content

Common-source-line array: An area efficient memory architecture for bipolar nonvolatile devices

Publication ,  Journal Article
Zhao, B; Yang, J; Zhang, Y; Chen, Y; Li, H
Published in: ACM Transactions on Design Automation of Electronic Systems
October 1, 2013

Traditional array organization of bipolar nonvolatile memories such as STT-MRAM and memristor utilizes two bitlines for cell manipulations.With technology scaling, such bitline pair will soon become the bottleneck for further density improvement. In this article we propose a novel common-source-line array architecture, which uses a shared source-line along the row, leaving only one bitline per column. We elaborate the array design to ensure reliability, and demonstrate its effectiveness on STT-MRAM and memristor memory arrays. Our study results show that with comparable latency and energy, the proposed common-source-line array can save 34% and 33% area for Memristor-RAM and STT-MRAM respectively, compared with corresponding dual-bitline arrays. © 2013 ACM.

Duke Scholars

Altmetric Attention Stats
Dimensions Citation Stats

Published In

ACM Transactions on Design Automation of Electronic Systems

DOI

EISSN

1557-7309

ISSN

1084-4309

Publication Date

October 1, 2013

Volume

18

Issue

4

Related Subject Headings

  • Design Practice & Management
  • 4612 Software engineering
  • 4606 Distributed computing and systems software
  • 4009 Electronics, sensors and digital hardware
  • 1006 Computer Hardware
  • 0803 Computer Software
 

Citation

APA
Chicago
ICMJE
MLA
NLM
Zhao, B., Yang, J., Zhang, Y., Chen, Y., & Li, H. (2013). Common-source-line array: An area efficient memory architecture for bipolar nonvolatile devices. ACM Transactions on Design Automation of Electronic Systems, 18(4). https://doi.org/10.1145/2500459
Zhao, B., J. Yang, Y. Zhang, Y. Chen, and H. Li. “Common-source-line array: An area efficient memory architecture for bipolar nonvolatile devices.” ACM Transactions on Design Automation of Electronic Systems 18, no. 4 (October 1, 2013). https://doi.org/10.1145/2500459.
Zhao B, Yang J, Zhang Y, Chen Y, Li H. Common-source-line array: An area efficient memory architecture for bipolar nonvolatile devices. ACM Transactions on Design Automation of Electronic Systems. 2013 Oct 1;18(4).
Zhao, B., et al. “Common-source-line array: An area efficient memory architecture for bipolar nonvolatile devices.” ACM Transactions on Design Automation of Electronic Systems, vol. 18, no. 4, Oct. 2013. Scopus, doi:10.1145/2500459.
Zhao B, Yang J, Zhang Y, Chen Y, Li H. Common-source-line array: An area efficient memory architecture for bipolar nonvolatile devices. ACM Transactions on Design Automation of Electronic Systems. 2013 Oct 1;18(4).

Published In

ACM Transactions on Design Automation of Electronic Systems

DOI

EISSN

1557-7309

ISSN

1084-4309

Publication Date

October 1, 2013

Volume

18

Issue

4

Related Subject Headings

  • Design Practice & Management
  • 4612 Software engineering
  • 4606 Distributed computing and systems software
  • 4009 Electronics, sensors and digital hardware
  • 1006 Computer Hardware
  • 0803 Computer Software