Skip to main content

A single-Vt low-leakage gated-ground cache for deep submicron

Publication ,  Journal Article
Agarwal, A; Li, H; Roy, K
Published in: IEEE Journal of Solid-State Circuits
February 1, 2003

In this paper, we propose a novel integrated circuit and architectural level technique to reduce leakage power consumption in high-performance cache memories using single Vt (transistor threshold voltage) process. We utilize the concept of gated-Ground (nMOS transistor inserted between ground line and SRAM cell) to achieve reduction in leakage energy without significantly affecting performance. Experimental results on gated-Ground caches show that data is retained (DRG-Cache) even if the memory is put in the standby mode of operation. Data is restored when the gated-Ground transistor is turned on. Turning off the gated-Ground transistor in turn gives large reduction in leakage power. This technique requires no extra circuitry; the row decoder itself can be used to control the gated-Ground transistor. The technique is applicable to data and instruction caches as well as different levels of cache hierarchy, such as the L1, L2, or L3 caches. We fabricated a test chip in TSMC 0.25-μm technology to show the data retention capability and the cell stability of DRG-Cache. Our simulation results on 100-nm and 70-nm processes (Berkeley Predictive Technology Model) show 16.5% and 27% reduction in consumed energy in L1 cache and 50% and 47% reduction in L2 cache, respectively, with less than 5% impact on execution time and within 4% increase in area overhead.

Duke Scholars

Altmetric Attention Stats
Dimensions Citation Stats

Published In

IEEE Journal of Solid-State Circuits

DOI

ISSN

0018-9200

Publication Date

February 1, 2003

Volume

38

Issue

2

Start / End Page

319 / 328

Related Subject Headings

  • Electrical & Electronic Engineering
  • 4009 Electronics, sensors and digital hardware
  • 1099 Other Technology
  • 0906 Electrical and Electronic Engineering
  • 0204 Condensed Matter Physics
 

Citation

APA
Chicago
ICMJE
MLA
NLM
Agarwal, A., Li, H., & Roy, K. (2003). A single-Vt low-leakage gated-ground cache for deep submicron. IEEE Journal of Solid-State Circuits, 38(2), 319–328. https://doi.org/10.1109/JSSC.2002.807414
Agarwal, A., H. Li, and K. Roy. “A single-Vt low-leakage gated-ground cache for deep submicron.” IEEE Journal of Solid-State Circuits 38, no. 2 (February 1, 2003): 319–28. https://doi.org/10.1109/JSSC.2002.807414.
Agarwal A, Li H, Roy K. A single-Vt low-leakage gated-ground cache for deep submicron. IEEE Journal of Solid-State Circuits. 2003 Feb 1;38(2):319–28.
Agarwal, A., et al. “A single-Vt low-leakage gated-ground cache for deep submicron.” IEEE Journal of Solid-State Circuits, vol. 38, no. 2, Feb. 2003, pp. 319–28. Scopus, doi:10.1109/JSSC.2002.807414.
Agarwal A, Li H, Roy K. A single-Vt low-leakage gated-ground cache for deep submicron. IEEE Journal of Solid-State Circuits. 2003 Feb 1;38(2):319–328.

Published In

IEEE Journal of Solid-State Circuits

DOI

ISSN

0018-9200

Publication Date

February 1, 2003

Volume

38

Issue

2

Start / End Page

319 / 328

Related Subject Headings

  • Electrical & Electronic Engineering
  • 4009 Electronics, sensors and digital hardware
  • 1099 Other Technology
  • 0906 Electrical and Electronic Engineering
  • 0204 Condensed Matter Physics