Skip to main content

Design margin exploration of spin-transfer torque RAM (STT-RAM) in scaled technologies

Publication ,  Journal Article
Chen, Y; Wang, X; Li, H; Xi, H; Yan, Y; Zhu, W
Published in: IEEE Transactions on Very Large Scale Integration (VLSI) Systems
December 1, 2010

We propose a magnetic and electric level spin-transfer torque random access memory (STT-RAM) cell model to simulate the write operation of an STT-RAM. The model of a magnetic tunneling junction (MTJ) is modified to take into account the electrical response of the MOS transistor that is connected to the MTJ. A dynamic design flow is also proposed to minimize any unnecessary design margin in an STT-RAM cell design by leveraging from the new STT-RAM cell model. The design of an STT-RAM cell with a one-transistor-one-MTJ (1T1J) structure shows that our technique can reduce more than 22% of the STT-RAM cell area, compared with a conventional STT-RAM cell model at a TSMC 90-nm technology node. The performance and the reliability of the memory cell were unaffected. By using our model, we analyzed the scalability of STT-RAM technology down to a 22-nm Bulk-CMOS technology node. The tradeoffs among the MTJ switching current, the thermal stability of the MTJ and the MOS transistor driving strength are discussed. Some magnetic- and circuit-level solutions to achieve 9F2 STT-RAM cell area at 22-nm technology node are also discussed. © 2009 IEEE.

Duke Scholars

Published In

IEEE Transactions on Very Large Scale Integration (VLSI) Systems

DOI

ISSN

1063-8210

Publication Date

December 1, 2010

Volume

18

Issue

12

Start / End Page

1724 / 1734

Related Subject Headings

  • Computer Hardware & Architecture
  • 4009 Electronics, sensors and digital hardware
  • 1006 Computer Hardware
  • 0906 Electrical and Electronic Engineering
  • 0805 Distributed Computing
 

Citation

APA
Chicago
ICMJE
MLA
NLM
Chen, Y., Wang, X., Li, H., Xi, H., Yan, Y., & Zhu, W. (2010). Design margin exploration of spin-transfer torque RAM (STT-RAM) in scaled technologies. IEEE Transactions on Very Large Scale Integration (VLSI) Systems, 18(12), 1724–1734. https://doi.org/10.1109/TVLSI.2009.2032192
Chen, Y., X. Wang, H. Li, H. Xi, Y. Yan, and W. Zhu. “Design margin exploration of spin-transfer torque RAM (STT-RAM) in scaled technologies.” IEEE Transactions on Very Large Scale Integration (VLSI) Systems 18, no. 12 (December 1, 2010): 1724–34. https://doi.org/10.1109/TVLSI.2009.2032192.
Chen Y, Wang X, Li H, Xi H, Yan Y, Zhu W. Design margin exploration of spin-transfer torque RAM (STT-RAM) in scaled technologies. IEEE Transactions on Very Large Scale Integration (VLSI) Systems. 2010 Dec 1;18(12):1724–34.
Chen, Y., et al. “Design margin exploration of spin-transfer torque RAM (STT-RAM) in scaled technologies.” IEEE Transactions on Very Large Scale Integration (VLSI) Systems, vol. 18, no. 12, Dec. 2010, pp. 1724–34. Scopus, doi:10.1109/TVLSI.2009.2032192.
Chen Y, Wang X, Li H, Xi H, Yan Y, Zhu W. Design margin exploration of spin-transfer torque RAM (STT-RAM) in scaled technologies. IEEE Transactions on Very Large Scale Integration (VLSI) Systems. 2010 Dec 1;18(12):1724–1734.

Published In

IEEE Transactions on Very Large Scale Integration (VLSI) Systems

DOI

ISSN

1063-8210

Publication Date

December 1, 2010

Volume

18

Issue

12

Start / End Page

1724 / 1734

Related Subject Headings

  • Computer Hardware & Architecture
  • 4009 Electronics, sensors and digital hardware
  • 1006 Computer Hardware
  • 0906 Electrical and Electronic Engineering
  • 0805 Distributed Computing