Skip to main content

Test wrapper and test access mechanism co-optimization for system-on-chip

Publication ,  Journal Article
Iyengar, V; Chakrabarty, K; Jan Marinissen, E
Published in: IEEE International Test Conference (TC)
January 1, 2001

Test access mechanisms (TAMs) and test wrappers are integral parts of a system-on-chip (SOC) test architecture. Prior research has concentrated on only one aspect of the TAM/wrapper design problem at a time, i.e., either optimizing the TAMs for a set of pre-designed wrappers, or optimizing the wrapper for a given TAM width. In this paper, we address a more general problem, that of carrying out TAM design and wrapper optimization in conjunction. We present an efficient algorithm to construct wrappers that reduce the testing time for cores. Our wrapper design algorithm improves on earlier approaches by also reducing the TAM width required to achieve these lower testing times. We present new mathematical models for TAM optimization that use the core testing time values calculated by our wrapper design algorithm. We further present a new enumerative method for TAM optimization that reduces execution time significantly when the number of TAMs being designed is small. Experimental results are presented for an academic SOC as well as an industrial SOC.

Published In

IEEE International Test Conference (TC)

DOI

ISSN

1089-3539

Publication Date

January 1, 2001

Start / End Page

1023 / 1032
 

Citation

APA
Chicago
ICMJE
MLA
NLM
Iyengar, V., Chakrabarty, K., & Jan Marinissen, E. (2001). Test wrapper and test access mechanism co-optimization for system-on-chip. IEEE International Test Conference (TC), 1023–1032. https://doi.org/10.1109/TEST.2001.966728
Iyengar, V., K. Chakrabarty, and E. Jan Marinissen. “Test wrapper and test access mechanism co-optimization for system-on-chip.” IEEE International Test Conference (TC), January 1, 2001, 1023–32. https://doi.org/10.1109/TEST.2001.966728.
Iyengar V, Chakrabarty K, Jan Marinissen E. Test wrapper and test access mechanism co-optimization for system-on-chip. IEEE International Test Conference (TC). 2001 Jan 1;1023–32.
Iyengar, V., et al. “Test wrapper and test access mechanism co-optimization for system-on-chip.” IEEE International Test Conference (TC), Jan. 2001, pp. 1023–32. Scopus, doi:10.1109/TEST.2001.966728.
Iyengar V, Chakrabarty K, Jan Marinissen E. Test wrapper and test access mechanism co-optimization for system-on-chip. IEEE International Test Conference (TC). 2001 Jan 1;1023–1032.

Published In

IEEE International Test Conference (TC)

DOI

ISSN

1089-3539

Publication Date

January 1, 2001

Start / End Page

1023 / 1032