Skip to main content
Journal cover image

Current saturation in submicrometer graphene transistors with thin gate dielectric: experiment, simulation, and theory.

Publication ,  Journal Article
Han, S-J; Reddy, D; Carpenter, GD; Franklin, AD; Jenkins, KA
Published in: ACS nano
June 2012

Recently, graphene field-effect transistors (FET) with cutoff frequencies (f(T)) between 100 and 300 GHz have been reported; however, the devices showed very weak drain current saturation, leading to an undesirably high output conductance (g(ds)= dI(ds)/dV(ds)). A crucial figure-of-merit for analog/RF transistors is the intrinsic voltage gain (g(m)/g(ds)) which requires both high g(m) (primary component of f(T)) and low g(ds). Obtaining current saturation has become one of the key challenges in graphene device design. In this work, we study theoretically the influence of the dielectric thickness on the output characteristics of graphene FETs by using a surface-potential-based device model. We also experimentally demonstrate that by employing a very thin gate dielectric (equivalent oxide thickness less than 2 nm), full drain current saturation can be obtained for large-scale chemical vapor deposition graphene FETs with short channels. In addition to showing intrinsic voltage gain (as high as 34) that is comparable to commercial semiconductor FETs with bandgaps, we also demonstrate high frequency AC voltage gain and S21 power gain from s-parameter measurements.

Duke Scholars

Altmetric Attention Stats
Dimensions Citation Stats

Published In

ACS nano

DOI

EISSN

1936-086X

ISSN

1936-0851

Publication Date

June 2012

Volume

6

Issue

6

Start / End Page

5220 / 5226

Related Subject Headings

  • Transistors, Electronic
  • Nanoscience & Nanotechnology
  • Models, Theoretical
  • Graphite
  • Equipment Failure Analysis
  • Equipment Design
  • Electron Transport
  • Electric Conductivity
  • Computer-Aided Design
  • Computer Simulation
 

Citation

APA
Chicago
ICMJE
MLA
NLM
Han, S.-J., Reddy, D., Carpenter, G. D., Franklin, A. D., & Jenkins, K. A. (2012). Current saturation in submicrometer graphene transistors with thin gate dielectric: experiment, simulation, and theory. ACS Nano, 6(6), 5220–5226. https://doi.org/10.1021/nn300978c
Han, Shu-Jen, Dharmendar Reddy, Gary D. Carpenter, Aaron D. Franklin, and Keith A. Jenkins. “Current saturation in submicrometer graphene transistors with thin gate dielectric: experiment, simulation, and theory.ACS Nano 6, no. 6 (June 2012): 5220–26. https://doi.org/10.1021/nn300978c.
Han S-J, Reddy D, Carpenter GD, Franklin AD, Jenkins KA. Current saturation in submicrometer graphene transistors with thin gate dielectric: experiment, simulation, and theory. ACS nano. 2012 Jun;6(6):5220–6.
Han, Shu-Jen, et al. “Current saturation in submicrometer graphene transistors with thin gate dielectric: experiment, simulation, and theory.ACS Nano, vol. 6, no. 6, June 2012, pp. 5220–26. Epmc, doi:10.1021/nn300978c.
Han S-J, Reddy D, Carpenter GD, Franklin AD, Jenkins KA. Current saturation in submicrometer graphene transistors with thin gate dielectric: experiment, simulation, and theory. ACS nano. 2012 Jun;6(6):5220–5226.
Journal cover image

Published In

ACS nano

DOI

EISSN

1936-086X

ISSN

1936-0851

Publication Date

June 2012

Volume

6

Issue

6

Start / End Page

5220 / 5226

Related Subject Headings

  • Transistors, Electronic
  • Nanoscience & Nanotechnology
  • Models, Theoretical
  • Graphite
  • Equipment Failure Analysis
  • Equipment Design
  • Electron Transport
  • Electric Conductivity
  • Computer-Aided Design
  • Computer Simulation