Skip to main content

An innovative low-power high-performance programmable signal processor for digital communications

Publication ,  Journal Article
Moreno, JH; Zyuban, V; Shvadron, U; Neeser, FD; Derby, JH; Ware, MS; Kailas, K; Zaks, A; Geva, A; Ben David, S; Asaad, SW; Fox, TW; Hunter, H ...
Published in: IBM J. Res. Dev. (USA)
2003

We describe an innovative, low-power, high-performance, programmable signal processor (DSP) for digital communications. The architecture of this processor is characterized by its explicit design for low-power implementations, its innovative ability to jointly exploit instruction-level parallelism and data-level parallelism to achieve high performance, its suitability as a target for an optimizing high-level language compiler, and its explicit replacement of hardware resources by compile-time practices. We describe the methodology used in the development of the processor, highlighting the techniques deployed to enable application/architecture/compiler/implementation co-development, and the optimization approach and metric used for power-performance evaluation and tradeoff analysis. We summarize the salient features of the architecture, provide a brief description of the hardware organization, and discuss the compiler techniques used to exercise these features. We also summarize the simulation environment and associated software development tools. Coding examples from two representative kernels in the digital communications domain are also provided. The resulting methodology, architecture, and compiler represent an advance of the state of the art in the area of low-power, domain-specific microprocessors

Duke Scholars

Published In

IBM J. Res. Dev. (USA)

Publication Date

2003

Volume

47

Issue

2-3

Start / End Page

299 / 326

Related Subject Headings

  • Applied Physics
  • 46 Information and computing sciences
  • 40 Engineering
  • 0806 Information Systems
  • 0803 Computer Software
 

Citation

APA
Chicago
ICMJE
MLA
NLM
Moreno, J. H., Zyuban, V., Shvadron, U., Neeser, F. D., Derby, J. H., Ware, M. S., … Hunter, H. (2003). An innovative low-power high-performance programmable signal processor for digital communications. IBM J. Res. Dev. (USA), 47(2–3), 299–326.
Moreno, J. H., V. Zyuban, U. Shvadron, F. D. Neeser, J. H. Derby, M. S. Ware, K. Kailas, et al. “An innovative low-power high-performance programmable signal processor for digital communications.” IBM J. Res. Dev. (USA) 47, no. 2–3 (2003): 299–326.
Moreno JH, Zyuban V, Shvadron U, Neeser FD, Derby JH, Ware MS, et al. An innovative low-power high-performance programmable signal processor for digital communications. IBM J Res Dev (USA). 2003;47(2–3):299–326.
Moreno, J. H., et al. “An innovative low-power high-performance programmable signal processor for digital communications.” IBM J. Res. Dev. (USA), vol. 47, no. 2–3, 2003, pp. 299–326.
Moreno JH, Zyuban V, Shvadron U, Neeser FD, Derby JH, Ware MS, Kailas K, Zaks A, Geva A, Ben David S, Asaad SW, Fox TW, Littrell D, Biberstein M, Naishlos D, Hunter H. An innovative low-power high-performance programmable signal processor for digital communications. IBM J Res Dev (USA). 2003;47(2–3):299–326.

Published In

IBM J. Res. Dev. (USA)

Publication Date

2003

Volume

47

Issue

2-3

Start / End Page

299 / 326

Related Subject Headings

  • Applied Physics
  • 46 Information and computing sciences
  • 40 Engineering
  • 0806 Information Systems
  • 0803 Computer Software