Skip to main content

A parasitics extraction and network reduction algorithm for VLSI

Publication ,  Journal Article
Pong, TS; Brooke, MA
Published in: Midwest Symposium on Circuits and Systems
December 1, 1990

An algorithm for the extraction of circuit parasitics in integrated circuits using classic transmission line models is discussed. This gives a better account of the DC and AC characteristics of interconnects than models incorporating exclusively either the R or C components. A network reduction technique used to simplify the extracted RC network at user-specified accuracies to manageable complexities, especially for large VLSI circuits, is detailed. The model and circuit reduction algorithms are applied to practical sample circuits. Results of simulations illustrating the reduction in circuit complexity and the degree of modeling accuracy of these methods also given.

Duke Scholars

Published In

Midwest Symposium on Circuits and Systems

Publication Date

December 1, 1990

Start / End Page

559 / 562
 

Citation

APA
Chicago
ICMJE
MLA
NLM
Pong, T. S., & Brooke, M. A. (1990). A parasitics extraction and network reduction algorithm for VLSI. Midwest Symposium on Circuits and Systems, 559–562.
Pong, T. S., and M. A. Brooke. “A parasitics extraction and network reduction algorithm for VLSI.” Midwest Symposium on Circuits and Systems, December 1, 1990, 559–62.
Pong TS, Brooke MA. A parasitics extraction and network reduction algorithm for VLSI. Midwest Symposium on Circuits and Systems. 1990 Dec 1;559–62.
Pong, T. S., and M. A. Brooke. “A parasitics extraction and network reduction algorithm for VLSI.” Midwest Symposium on Circuits and Systems, Dec. 1990, pp. 559–62.
Pong TS, Brooke MA. A parasitics extraction and network reduction algorithm for VLSI. Midwest Symposium on Circuits and Systems. 1990 Dec 1;559–562.

Published In

Midwest Symposium on Circuits and Systems

Publication Date

December 1, 1990

Start / End Page

559 / 562