Skip to main content

A 1.4 G samples/sec comb filter design for decimation of sigma-delta modulator output

Publication ,  Journal Article
Kim, DD; Brooke, MA
Published in: Proceedings IEEE International Symposium on Circuits and Systems
July 14, 2003

A new architecture of high-speed comb filter is proposed and simulated. The proposed architecture takes advantage of the concept of carry-save adder and binary signed-digit to minimizes the carry propagation. It has a highly modular architecture and can be used for any order and any word length of comb filter. Also the concept can be applied to the optimization of a general high-speed adder or accumulator. The simulation of the proposed filter can process 1.4 G samples/sec when it is designed using a 0.18 um standard CMOS process. The chip area is 360 um by 140 um. The same architecture can run at 120 M samples/sec using a 1.5 um CMOS process and takes 3360 um by 1630 um in chip area. Discussion and suggestion related to the common comb filter algorithm is also presented.

Duke Scholars

Published In

Proceedings IEEE International Symposium on Circuits and Systems

ISSN

0271-4310

Publication Date

July 14, 2003

Volume

1

Start / End Page

I1009 / I1012
 

Citation

APA
Chicago
ICMJE
MLA
NLM
Kim, D. D., & Brooke, M. A. (2003). A 1.4 G samples/sec comb filter design for decimation of sigma-delta modulator output. Proceedings IEEE International Symposium on Circuits and Systems, 1, I1009–I1012.
Kim, D. D., and M. A. Brooke. “A 1.4 G samples/sec comb filter design for decimation of sigma-delta modulator output.” Proceedings IEEE International Symposium on Circuits and Systems 1 (July 14, 2003): I1009–12.
Kim DD, Brooke MA. A 1.4 G samples/sec comb filter design for decimation of sigma-delta modulator output. Proceedings IEEE International Symposium on Circuits and Systems. 2003 Jul 14;1:I1009–12.
Kim, D. D., and M. A. Brooke. “A 1.4 G samples/sec comb filter design for decimation of sigma-delta modulator output.” Proceedings IEEE International Symposium on Circuits and Systems, vol. 1, July 2003, pp. I1009–12.
Kim DD, Brooke MA. A 1.4 G samples/sec comb filter design for decimation of sigma-delta modulator output. Proceedings IEEE International Symposium on Circuits and Systems. 2003 Jul 14;1:I1009–I1012.

Published In

Proceedings IEEE International Symposium on Circuits and Systems

ISSN

0271-4310

Publication Date

July 14, 2003

Volume

1

Start / End Page

I1009 / I1012