Skip to main content

STT-RAM designs supporting dual-port accesses

Publication ,  Conference
Bi, X; Weldon, MA; Li, H
Published in: Proceedings -Design, Automation and Test in Europe, DATE
January 1, 2013

The spin-transfer torque random access memory (STT-RAM) has been widely investigated as a promising candidate to replace the static random access memory (SRAM) as on-chip cache memories. However, the existing STT-RAM cell designs can be used for only single-port accesses, which limits the memory access bandwidth and constraints the system performance. In this work, we propose the design solutions to provide dual-port accesses for STT-RAM. The area increment by introducing an additional port is reduced by leveraging the shared source-line structure. Detailed analysis on the performance/reliability degradation caused by dual-port accesses and the corresponding design optimization are performed. We propose two types of dual-port STT-RAM cell structures having 2 read/write ports (2RW) or 1-read/1-write port (1R/1W), respectively. Comparison shows that a 2RW STT-RAM cell consumes only 42% of area of a dual-port SRAM. The 1R/1W design further reduces 7.7% of cell area under same performance target. © 2013 EDAA.

Duke Scholars

Published In

Proceedings -Design, Automation and Test in Europe, DATE

DOI

ISSN

1530-1591

ISBN

9783981537000

Publication Date

January 1, 2013

Start / End Page

853 / 858
 

Citation

APA
Chicago
ICMJE
MLA
NLM
Bi, X., Weldon, M. A., & Li, H. (2013). STT-RAM designs supporting dual-port accesses. In Proceedings -Design, Automation and Test in Europe, DATE (pp. 853–858). https://doi.org/10.7873/date.2013.180
Bi, X., M. A. Weldon, and H. Li. “STT-RAM designs supporting dual-port accesses.” In Proceedings -Design, Automation and Test in Europe, DATE, 853–58, 2013. https://doi.org/10.7873/date.2013.180.
Bi X, Weldon MA, Li H. STT-RAM designs supporting dual-port accesses. In: Proceedings -Design, Automation and Test in Europe, DATE. 2013. p. 853–8.
Bi, X., et al. “STT-RAM designs supporting dual-port accesses.” Proceedings -Design, Automation and Test in Europe, DATE, 2013, pp. 853–58. Scopus, doi:10.7873/date.2013.180.
Bi X, Weldon MA, Li H. STT-RAM designs supporting dual-port accesses. Proceedings -Design, Automation and Test in Europe, DATE. 2013. p. 853–858.

Published In

Proceedings -Design, Automation and Test in Europe, DATE

DOI

ISSN

1530-1591

ISBN

9783981537000

Publication Date

January 1, 2013

Start / End Page

853 / 858