Skip to main content
Journal cover image

A high performance IDDQ testable cache for scaled CMOS technologies

Publication ,  Conference
Bhunia, S; Li, H; Roy, K
Published in: Proceedings of the Asian Test Symposium
January 1, 2002

Quiescent supply current (IDDQ) testing is a useful test method for static CMOS RAM and can be combined with functional testing to reduce total test time and to increase reliability. However the sensitivity of IDDQ testing deteriorates significantly with technology scaling as intrinsic leakage of CMOS circuits increases. In this paper, we use a design technique for a high-performance cache, which greatly improves leakage current and hence the IDDQ testability of the cache with technology scaling. We utilize the concept of gated-ground (NMOS transistor inserted between ground line and SRAM cell) to achieve reduction in leakage energy due to the stacking effect of the transistor without significantly affecting performance. Simulation results for a 64 K cache show 20% average improvement in IDDQ sensitivity for TSMC 0.25 μm technology, while the improvement is more than 1000% for the 70 nm predictive technology model.

Duke Scholars

Published In

Proceedings of the Asian Test Symposium

DOI

ISSN

1081-7735

ISBN

0769518257

Publication Date

January 1, 2002

Volume

2002-January

Start / End Page

157 / 162
 

Citation

APA
Chicago
ICMJE
MLA
NLM
Bhunia, S., Li, H., & Roy, K. (2002). A high performance IDDQ testable cache for scaled CMOS technologies. In Proceedings of the Asian Test Symposium (Vol. 2002-January, pp. 157–162). https://doi.org/10.1109/ATS.2002.1181704
Bhunia, S., H. Li, and K. Roy. “A high performance IDDQ testable cache for scaled CMOS technologies.” In Proceedings of the Asian Test Symposium, 2002-January:157–62, 2002. https://doi.org/10.1109/ATS.2002.1181704.
Bhunia S, Li H, Roy K. A high performance IDDQ testable cache for scaled CMOS technologies. In: Proceedings of the Asian Test Symposium. 2002. p. 157–62.
Bhunia, S., et al. “A high performance IDDQ testable cache for scaled CMOS technologies.” Proceedings of the Asian Test Symposium, vol. 2002-January, 2002, pp. 157–62. Scopus, doi:10.1109/ATS.2002.1181704.
Bhunia S, Li H, Roy K. A high performance IDDQ testable cache for scaled CMOS technologies. Proceedings of the Asian Test Symposium. 2002. p. 157–162.
Journal cover image

Published In

Proceedings of the Asian Test Symposium

DOI

ISSN

1081-7735

ISBN

0769518257

Publication Date

January 1, 2002

Volume

2002-January

Start / End Page

157 / 162