Skip to main content

Persistent and Nonpersistent Error Optimization for STT-RAM Cell Design

Publication ,  Journal Article
Zhang, Y; Yan, B; Wang, X; Chen, Y
Published in: IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems
July 1, 2017

Rapidly increasing demands for memory capacity and severe technical scaling challenges of conventional memory technologies motivated recent investments on next-generation nonvolatile memory technologies. As a promising candidate, spin-transfer torque random access memory (STT-RAM) has demonstrated many attractive properties, such as nanosecond access time, high integration density, nonvolatility, and excellent CMOS integration compatibility. However, similar to all other nano-devices, the performance and reliability of STT-RAM cells are greatly affected by process variations, device operating uncertainties, and environmental fluctuations. As a result, the read and write operations of STT-RAM demonstrate some variabilities and errors. In this paper, we systematically analyze the impacts of CMOS and magnetic tunneling junction (MTJ) process variations, MTJ resistance switching randomness that are induced by intrinsic thermal fluctuations, and working temperature changes on STT-RAM cell designs. The STT-RAM cell reliability issues in both read and write operations are first investigated. A combined circuit and magnetic simulation platform is then established to quantitatively study the persistent and nonpersistent errors in STT-RAM cell operations. Our analysis proved the importance of a full statistical design method in STT-RAM designs for design pessimism minimization.

Duke Scholars

Published In

IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems

DOI

ISSN

0278-0070

Publication Date

July 1, 2017

Volume

36

Issue

7

Start / End Page

1181 / 1192

Related Subject Headings

  • Computer Hardware & Architecture
  • 4607 Graphics, augmented reality and games
  • 4009 Electronics, sensors and digital hardware
  • 1006 Computer Hardware
  • 0906 Electrical and Electronic Engineering
 

Citation

APA
Chicago
ICMJE
MLA
NLM
Zhang, Y., Yan, B., Wang, X., & Chen, Y. (2017). Persistent and Nonpersistent Error Optimization for STT-RAM Cell Design. IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 36(7), 1181–1192. https://doi.org/10.1109/TCAD.2016.2619484
Zhang, Y., B. Yan, X. Wang, and Y. Chen. “Persistent and Nonpersistent Error Optimization for STT-RAM Cell Design.” IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems 36, no. 7 (July 1, 2017): 1181–92. https://doi.org/10.1109/TCAD.2016.2619484.
Zhang Y, Yan B, Wang X, Chen Y. Persistent and Nonpersistent Error Optimization for STT-RAM Cell Design. IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems. 2017 Jul 1;36(7):1181–92.
Zhang, Y., et al. “Persistent and Nonpersistent Error Optimization for STT-RAM Cell Design.” IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, vol. 36, no. 7, July 2017, pp. 1181–92. Scopus, doi:10.1109/TCAD.2016.2619484.
Zhang Y, Yan B, Wang X, Chen Y. Persistent and Nonpersistent Error Optimization for STT-RAM Cell Design. IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems. 2017 Jul 1;36(7):1181–1192.

Published In

IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems

DOI

ISSN

0278-0070

Publication Date

July 1, 2017

Volume

36

Issue

7

Start / End Page

1181 / 1192

Related Subject Headings

  • Computer Hardware & Architecture
  • 4607 Graphics, augmented reality and games
  • 4009 Electronics, sensors and digital hardware
  • 1006 Computer Hardware
  • 0906 Electrical and Electronic Engineering