Skip to main content

Power supply noise-aware scheduling and allocation for DSP synthesis

Publication ,  Conference
Kang, D; Chen, Y; Roy, K
Published in: Proceedings International Symposium on Quality Electronic Design Isqed
December 1, 2005

As technology scales down, power supply noise is becoming a performance and reliability bottleneck in modern VLSI. We propose a power supply noise-aware design methodology for high-level synthesis. By evaluating power supply noise in the early design stage, the proposed method generates schedule and resource allocation with a floorplan such that the power supply noise is minimized. To achieve the goal, we formulated the problem using a genetic algorithm. Compared to designs that do not consider supply noise, the proposed methodology reduces power supply noise up to 44%. © 2005 IEEE.

Duke Scholars

Published In

Proceedings International Symposium on Quality Electronic Design Isqed

DOI

EISSN

1948-3295

ISSN

1948-3287

Publication Date

December 1, 2005

Start / End Page

48 / 53
 

Citation

APA
Chicago
ICMJE
MLA
NLM
Kang, D., Chen, Y., & Roy, K. (2005). Power supply noise-aware scheduling and allocation for DSP synthesis. In Proceedings International Symposium on Quality Electronic Design Isqed (pp. 48–53). https://doi.org/10.1109/ISQED.2005.97
Kang, D., Y. Chen, and K. Roy. “Power supply noise-aware scheduling and allocation for DSP synthesis.” In Proceedings International Symposium on Quality Electronic Design Isqed, 48–53, 2005. https://doi.org/10.1109/ISQED.2005.97.
Kang D, Chen Y, Roy K. Power supply noise-aware scheduling and allocation for DSP synthesis. In: Proceedings International Symposium on Quality Electronic Design Isqed. 2005. p. 48–53.
Kang, D., et al. “Power supply noise-aware scheduling and allocation for DSP synthesis.” Proceedings International Symposium on Quality Electronic Design Isqed, 2005, pp. 48–53. Scopus, doi:10.1109/ISQED.2005.97.
Kang D, Chen Y, Roy K. Power supply noise-aware scheduling and allocation for DSP synthesis. Proceedings International Symposium on Quality Electronic Design Isqed. 2005. p. 48–53.

Published In

Proceedings International Symposium on Quality Electronic Design Isqed

DOI

EISSN

1948-3295

ISSN

1948-3287

Publication Date

December 1, 2005

Start / End Page

48 / 53