Skip to main content

MLC STT-RAM design considering probabilistic and asymmetric MTJ switching

Publication ,  Conference
Zhang, Y; Zhang, L; Chen, Y
Published in: Proceedings - IEEE International Symposium on Circuits and Systems
September 9, 2013

Spin-transfer torque random access memory (STT-RAM) has widely believed as a promising candidate for the post-silicon nonvolatile memory technology. In many recent researches, STT-RAM has demonstrated many attractive characteristics, such as nanosecond access time, high integration density, adjustable non-volatility, and good CMOS process compatibility. As the distinction between the two boundary resistance states of the magnetic tunnel junction (MTJ) device continues to improve, multi-level cell (MLC) STT-RAM emerges as an interesting technology to pursue. However, since the resistance margin is partitioned into multiple segments for multi-level data representation, the performance and reliability of MLC STT-RAM cells become more sensitive to the MOS and MTJ device variations, as well as the thermal-induced randomness of MTJ switching. In this work, we report our recent study on the reliability of the read/write operations of the stacking MLC STT-RAM cells by consider the different variability sources. Our simulation result shows that although the stacking MCL STT-RAM has not yet satisfy the requirement of commercial product under the realistic fabrication conditions, it has shown the great potentials under careful design optimizations. © 2013 IEEE.

Duke Scholars

Published In

Proceedings - IEEE International Symposium on Circuits and Systems

DOI

ISSN

0271-4310

Publication Date

September 9, 2013

Start / End Page

113 / 116
 

Citation

APA
Chicago
ICMJE
MLA
NLM
Zhang, Y., Zhang, L., & Chen, Y. (2013). MLC STT-RAM design considering probabilistic and asymmetric MTJ switching. In Proceedings - IEEE International Symposium on Circuits and Systems (pp. 113–116). https://doi.org/10.1109/ISCAS.2013.6571795
Zhang, Y., L. Zhang, and Y. Chen. “MLC STT-RAM design considering probabilistic and asymmetric MTJ switching.” In Proceedings - IEEE International Symposium on Circuits and Systems, 113–16, 2013. https://doi.org/10.1109/ISCAS.2013.6571795.
Zhang Y, Zhang L, Chen Y. MLC STT-RAM design considering probabilistic and asymmetric MTJ switching. In: Proceedings - IEEE International Symposium on Circuits and Systems. 2013. p. 113–6.
Zhang, Y., et al. “MLC STT-RAM design considering probabilistic and asymmetric MTJ switching.” Proceedings - IEEE International Symposium on Circuits and Systems, 2013, pp. 113–16. Scopus, doi:10.1109/ISCAS.2013.6571795.
Zhang Y, Zhang L, Chen Y. MLC STT-RAM design considering probabilistic and asymmetric MTJ switching. Proceedings - IEEE International Symposium on Circuits and Systems. 2013. p. 113–116.

Published In

Proceedings - IEEE International Symposium on Circuits and Systems

DOI

ISSN

0271-4310

Publication Date

September 9, 2013

Start / End Page

113 / 116