Skip to main content

Efficient Hierarchical Performance Modeling for Integrated Circuits via Bayesian Co-Learning

Publication ,  Conference
Alawieh, M; Wang, F; Li, X
Published in: Proceedings - Design Automation Conference
June 18, 2017

With the continuous drive towards integrated circuits scaling, efficient performance modeling is becoming more crucial yet, more challenging. In this paper, we propose a novel method of hierarchical performance modeling based on Bayesian co-learning. We exploit the hierarchical structure of a circuit to establish a Bayesian framework where unlabeled data samples are generated to improve modeling accuracy without running additional simulation. Consequently, our proposed method only requires a small number of labeled samples, along with a large number of unlabeled samples obtained at almost no-cost, to accurately learn a performance model. Our numerical experiments demonstrate that the proposed approach achieves up to 3.66x runtime speed-up over the state-of-the-art modeling technique without surrendering any accuracy.

Duke Scholars

Published In

Proceedings - Design Automation Conference

DOI

ISSN

0738-100X

ISBN

9781450349277

Publication Date

June 18, 2017

Volume

Part 128280
 

Citation

APA
Chicago
ICMJE
MLA
NLM
Alawieh, M., Wang, F., & Li, X. (2017). Efficient Hierarchical Performance Modeling for Integrated Circuits via Bayesian Co-Learning. In Proceedings - Design Automation Conference (Vol. Part 128280). https://doi.org/10.1145/3061639.3062235
Alawieh, M., F. Wang, and X. Li. “Efficient Hierarchical Performance Modeling for Integrated Circuits via Bayesian Co-Learning.” In Proceedings - Design Automation Conference, Vol. Part 128280, 2017. https://doi.org/10.1145/3061639.3062235.
Alawieh M, Wang F, Li X. Efficient Hierarchical Performance Modeling for Integrated Circuits via Bayesian Co-Learning. In: Proceedings - Design Automation Conference. 2017.
Alawieh, M., et al. “Efficient Hierarchical Performance Modeling for Integrated Circuits via Bayesian Co-Learning.” Proceedings - Design Automation Conference, vol. Part 128280, 2017. Scopus, doi:10.1145/3061639.3062235.
Alawieh M, Wang F, Li X. Efficient Hierarchical Performance Modeling for Integrated Circuits via Bayesian Co-Learning. Proceedings - Design Automation Conference. 2017.

Published In

Proceedings - Design Automation Conference

DOI

ISSN

0738-100X

ISBN

9781450349277

Publication Date

June 18, 2017

Volume

Part 128280