Skip to main content

Digital circuit design challenges and opportunities in the era of nanoscale CMOS

Publication ,  Journal Article
Calhoun, BH; Cao, Y; Li, X; Mai, K; Pileggi, LT; Rutenbar, RA; Shepard, KL
Published in: Proceedings of the IEEE
January 1, 2008

Well-designed circuits are one key ldquoinsulatingrdquo layer between the increasingly unruly behavior of scaled complementary metal-oxide-semiconductor devices and the systems we seek to construct from them. As we move forward into the nanoscale regime, circuit design is burdened to ldquohiderdquo more of the problems intrinsic to deeply scaled devices. How this is being accomplished is the subject of this paper. We discuss new techniques for logic circuits and interconnect, for memory, and for clock and power distribution. We survey work to build accurate simulation models for nanoscale devices. We discuss the unique problems posed by nanoscale lithography and the role of geometrically regular circuits as one promising solution. Finally, we look at recent computer-aided design efforts in modeling, analysis, and optimization for nanoscale designs with ever increasing amounts of statistical variation. © 2008 IEEE.

Duke Scholars

Altmetric Attention Stats
Dimensions Citation Stats

Published In

Proceedings of the IEEE

DOI

ISSN

0018-9219

Publication Date

January 1, 2008

Volume

96

Issue

2

Start / End Page

343 / 365

Related Subject Headings

  • 4009 Electronics, sensors and digital hardware
  • 0906 Electrical and Electronic Engineering
  • 0903 Biomedical Engineering
  • 0801 Artificial Intelligence and Image Processing
 

Citation

APA
Chicago
ICMJE
MLA
NLM
Calhoun, B. H., Cao, Y., Li, X., Mai, K., Pileggi, L. T., Rutenbar, R. A., & Shepard, K. L. (2008). Digital circuit design challenges and opportunities in the era of nanoscale CMOS. Proceedings of the IEEE, 96(2), 343–365. https://doi.org/10.1109/JPROC.2007.911072
Calhoun, B. H., Y. Cao, X. Li, K. Mai, L. T. Pileggi, R. A. Rutenbar, and K. L. Shepard. “Digital circuit design challenges and opportunities in the era of nanoscale CMOS.” Proceedings of the IEEE 96, no. 2 (January 1, 2008): 343–65. https://doi.org/10.1109/JPROC.2007.911072.
Calhoun BH, Cao Y, Li X, Mai K, Pileggi LT, Rutenbar RA, et al. Digital circuit design challenges and opportunities in the era of nanoscale CMOS. Proceedings of the IEEE. 2008 Jan 1;96(2):343–65.
Calhoun, B. H., et al. “Digital circuit design challenges and opportunities in the era of nanoscale CMOS.” Proceedings of the IEEE, vol. 96, no. 2, Jan. 2008, pp. 343–65. Scopus, doi:10.1109/JPROC.2007.911072.
Calhoun BH, Cao Y, Li X, Mai K, Pileggi LT, Rutenbar RA, Shepard KL. Digital circuit design challenges and opportunities in the era of nanoscale CMOS. Proceedings of the IEEE. 2008 Jan 1;96(2):343–365.

Published In

Proceedings of the IEEE

DOI

ISSN

0018-9219

Publication Date

January 1, 2008

Volume

96

Issue

2

Start / End Page

343 / 365

Related Subject Headings

  • 4009 Electronics, sensors and digital hardware
  • 0906 Electrical and Electronic Engineering
  • 0903 Biomedical Engineering
  • 0801 Artificial Intelligence and Image Processing