Skip to main content

Low-temperature buffer AlInAs/GaInAs on InP HEMT technology for ultra-high-speed integrated circuits

Publication ,  Journal Article
Brown, AS; Chou, CS; Delaney, MJ; Hooper, CE; Jensen, JF; Larson, LE; Mishra, UK; Nguyen, LD; Thompson, MS
Published in: Technical Digest - GaAs IC Symposium (Gallium Arsenide Integrated Circuit)
December 1, 1989

A report is presented on the development of a planar low-temperature buffer AlInAs/GaInAs on InP high-electron-mobility transistor (HEMT) technology for use in digital and analog integrated circuits. This technology is attractive for circuit applications because of the high achievable fT and fmax, low output conductance and gate leakage current, and reduced susceptibility to backgating effects. Two alternative logic families--UFL and SCFL (source-coupled FET logic)--were chosen for the realization of digital circuits. Measurements on the UFL ring oscillators exhibited a minimum gate delay of 13 pS with a power dissipation of 1.1 mW/gate at room temperature. The gate delay rose to 25 pS when the power dissipation increased to 3 mW/gate. This gate delay is expected to drop significantly with reductions in diode level-shift series resistance and improvements in transistor fT. The most complex SCFL circuit tested was a divide-by-eight counter. The SCFL circuits were configured as flip-flops in the divide-by-eight mode. The circuit operated at a maximum clock rate of 12.5 GHz.

Duke Scholars

Published In

Technical Digest - GaAs IC Symposium (Gallium Arsenide Integrated Circuit)

Publication Date

December 1, 1989

Start / End Page

143 / 146
 

Citation

APA
Chicago
ICMJE
MLA
NLM
Brown, A. S., Chou, C. S., Delaney, M. J., Hooper, C. E., Jensen, J. F., Larson, L. E., … Thompson, M. S. (1989). Low-temperature buffer AlInAs/GaInAs on InP HEMT technology for ultra-high-speed integrated circuits. Technical Digest - GaAs IC Symposium (Gallium Arsenide Integrated Circuit), 143–146.
Brown, A. S., C. S. Chou, M. J. Delaney, C. E. Hooper, J. F. Jensen, L. E. Larson, U. K. Mishra, L. D. Nguyen, and M. S. Thompson. “Low-temperature buffer AlInAs/GaInAs on InP HEMT technology for ultra-high-speed integrated circuits.” Technical Digest - GaAs IC Symposium (Gallium Arsenide Integrated Circuit), December 1, 1989, 143–46.
Brown AS, Chou CS, Delaney MJ, Hooper CE, Jensen JF, Larson LE, et al. Low-temperature buffer AlInAs/GaInAs on InP HEMT technology for ultra-high-speed integrated circuits. Technical Digest - GaAs IC Symposium (Gallium Arsenide Integrated Circuit). 1989 Dec 1;143–6.
Brown, A. S., et al. “Low-temperature buffer AlInAs/GaInAs on InP HEMT technology for ultra-high-speed integrated circuits.” Technical Digest - GaAs IC Symposium (Gallium Arsenide Integrated Circuit), Dec. 1989, pp. 143–46.
Brown AS, Chou CS, Delaney MJ, Hooper CE, Jensen JF, Larson LE, Mishra UK, Nguyen LD, Thompson MS. Low-temperature buffer AlInAs/GaInAs on InP HEMT technology for ultra-high-speed integrated circuits. Technical Digest - GaAs IC Symposium (Gallium Arsenide Integrated Circuit). 1989 Dec 1;143–146.

Published In

Technical Digest - GaAs IC Symposium (Gallium Arsenide Integrated Circuit)

Publication Date

December 1, 1989

Start / End Page

143 / 146