Improvement of gate dielectric reliability for p+ poly MOS devices using remote PECVD top nitride deposition on thin gate oxides
Dual layer dielectrics have been formed by remote PECVD deposition of ultra-thin (0.4 to approximately 1.2 nm) nitrides onto thin thermal oxides grown on n-type Si(100) substrates. Activation of boron-implanted p+ polycrystalline silicon gate electrodes was accomplished by a high temperature anneal, 1 to approximately 4 minutes at 1000 °C. Boron penetration through the dielectric film to the n-type substrate was investigated by performing a quasi-static C-V analysis and monitoring the flatband voltage shift. Boron penetration was effectively stopped by a 0.8 nm nitride film, and partially stopped by a 0.4 nm nitride film. In addition, the charge to breakdown as monitored by the Q