Skip to main content

Compact model for carbon nanotube field-effect transistors including nonidealities and calibrated with experimental data down to 9-nm gate length

Publication ,  Journal Article
Luo, J; Wei, L; Lee, CS; Franklin, AD; Guan, X; Pop, E; Antoniadis, DA; Philip Wong, HS
Published in: IEEE Transactions on Electron Devices
May 15, 2013

A semianalytical carbon nanotube field-effect transistor (CNFET) model based on the virtual-source model is presented, which includes series resistance, parasitic capacitance, and direct source-to-drain tunneling leakage. The model is calibrated with recent experimental data down to 9-nm gate length. Device performance of 22-to 7-nm technology nodes is analyzed. The results suggest that contact resistance is the key performance limiter for CNFETs; direct source-to-drain tunneling results in significant leakage due to low effective mass in carbon nanotubes and prevents further downscaling of the gate length. The design space that minimizes the gate delay in CNFETs subject to OFF-state leakage current (IOFF) constraints is explored. Through the optimization of the length of the gate, contact, and extension regions to balance the parasitic effects, the gate delay can be improved by more than 10% at 11-and 7-nm technology nodes compared with the conventional 0.7× scaling rule, while the OFF-state leakage current remains below 0.5 μ Aμ m. © 1963-2012 IEEE.

Duke Scholars

Published In

IEEE Transactions on Electron Devices

DOI

ISSN

0018-9383

Publication Date

May 15, 2013

Volume

60

Issue

6

Start / End Page

1834 / 1843

Related Subject Headings

  • Applied Physics
  • 4009 Electronics, sensors and digital hardware
  • 0906 Electrical and Electronic Engineering
 

Citation

APA
Chicago
ICMJE
MLA
NLM
Luo, J., Wei, L., Lee, C. S., Franklin, A. D., Guan, X., Pop, E., … Philip Wong, H. S. (2013). Compact model for carbon nanotube field-effect transistors including nonidealities and calibrated with experimental data down to 9-nm gate length. IEEE Transactions on Electron Devices, 60(6), 1834–1843. https://doi.org/10.1109/TED.2013.2258023
Luo, J., L. Wei, C. S. Lee, A. D. Franklin, X. Guan, E. Pop, D. A. Antoniadis, and H. S. Philip Wong. “Compact model for carbon nanotube field-effect transistors including nonidealities and calibrated with experimental data down to 9-nm gate length.” IEEE Transactions on Electron Devices 60, no. 6 (May 15, 2013): 1834–43. https://doi.org/10.1109/TED.2013.2258023.
Luo J, Wei L, Lee CS, Franklin AD, Guan X, Pop E, et al. Compact model for carbon nanotube field-effect transistors including nonidealities and calibrated with experimental data down to 9-nm gate length. IEEE Transactions on Electron Devices. 2013 May 15;60(6):1834–43.
Luo, J., et al. “Compact model for carbon nanotube field-effect transistors including nonidealities and calibrated with experimental data down to 9-nm gate length.” IEEE Transactions on Electron Devices, vol. 60, no. 6, May 2013, pp. 1834–43. Scopus, doi:10.1109/TED.2013.2258023.
Luo J, Wei L, Lee CS, Franklin AD, Guan X, Pop E, Antoniadis DA, Philip Wong HS. Compact model for carbon nanotube field-effect transistors including nonidealities and calibrated with experimental data down to 9-nm gate length. IEEE Transactions on Electron Devices. 2013 May 15;60(6):1834–1843.

Published In

IEEE Transactions on Electron Devices

DOI

ISSN

0018-9383

Publication Date

May 15, 2013

Volume

60

Issue

6

Start / End Page

1834 / 1843

Related Subject Headings

  • Applied Physics
  • 4009 Electronics, sensors and digital hardware
  • 0906 Electrical and Electronic Engineering