Skip to main content

Nonpersistent errors optimization in spin-MOS logic and storage circuitry

Publication ,  Journal Article
Wang, P; Wang, X; Zhang, Y; Li, H; Levitan, SP; Chen, Y
Published in: IEEE Transactions on Magnetics
January 1, 2011

By combining the flexibility of MOS logic and the nonvolatility of spintronic devices, Spin-MOS logic and storage circuitries offer a promising approach to implement a highly integrated, power-efficient, and nonvolatile computing and storage systems. Besides the persistent errors due to process variations, however, the functional correctness of Spin-MOS circuitries suffers from additional nonpersistent error that incurred by the randomness of spintronic device operations, i.e., thermal fluctuations. In this work, we quantitatively investigate the impacts of the thermal fluctuations on the operations of two typical Spin-MOS circuitries: one transistor and one magnetic tunnel junction (1T1J) spin-transfer torque random access memory (STT-RAM) cell and a nonvolatile flip-flop design. The possible design techniques to reduce thermal incurred nonpersistent error rate are also discussed. Our experimental results show that the optimization of nonpersistent and persistent errors are closely entangled with each other and should be conducted from both circuit design and magnetic device engineering perspectives simultaneously. © 2011 IEEE.

Duke Scholars

Published In

IEEE Transactions on Magnetics

DOI

ISSN

0018-9464

Publication Date

January 1, 2011

Volume

47

Issue

10

Start / End Page

3860 / 3863

Related Subject Headings

  • Applied Physics
  • 51 Physical sciences
  • 40 Engineering
  • 09 Engineering
  • 02 Physical Sciences
 

Citation

APA
Chicago
ICMJE
MLA
NLM
Wang, P., Wang, X., Zhang, Y., Li, H., Levitan, S. P., & Chen, Y. (2011). Nonpersistent errors optimization in spin-MOS logic and storage circuitry. IEEE Transactions on Magnetics, 47(10), 3860–3863. https://doi.org/10.1109/TMAG.2011.2153838
Wang, P., X. Wang, Y. Zhang, H. Li, S. P. Levitan, and Y. Chen. “Nonpersistent errors optimization in spin-MOS logic and storage circuitry.” IEEE Transactions on Magnetics 47, no. 10 (January 1, 2011): 3860–63. https://doi.org/10.1109/TMAG.2011.2153838.
Wang P, Wang X, Zhang Y, Li H, Levitan SP, Chen Y. Nonpersistent errors optimization in spin-MOS logic and storage circuitry. IEEE Transactions on Magnetics. 2011 Jan 1;47(10):3860–3.
Wang, P., et al. “Nonpersistent errors optimization in spin-MOS logic and storage circuitry.” IEEE Transactions on Magnetics, vol. 47, no. 10, Jan. 2011, pp. 3860–63. Scopus, doi:10.1109/TMAG.2011.2153838.
Wang P, Wang X, Zhang Y, Li H, Levitan SP, Chen Y. Nonpersistent errors optimization in spin-MOS logic and storage circuitry. IEEE Transactions on Magnetics. 2011 Jan 1;47(10):3860–3863.

Published In

IEEE Transactions on Magnetics

DOI

ISSN

0018-9464

Publication Date

January 1, 2011

Volume

47

Issue

10

Start / End Page

3860 / 3863

Related Subject Headings

  • Applied Physics
  • 51 Physical sciences
  • 40 Engineering
  • 09 Engineering
  • 02 Physical Sciences