Skip to main content

The evolutionary spintronic technologies and their usage in high performance computing

Publication ,  Conference
Li, H; Bi, X; Sun, Z
Published in: International System on Chip Conference
February 12, 2016

This paper gives a comprehensive summary of our study in using the spintronic technologies for the on-chip cache density improvement of high performance computing systems. We will start with the spin-transfer torque random access memory (STT-RAM) at the early of stage of commercialization and then extend it to the emerging racetrack memory that has been successfully demonstrated at device and small array level. In multi-level cell (MLC) STT-RAM cache, the cell design constrains, e.g., the switching current requirement and asymmetry in write operations, severely limit the density benefit. Moreover, the two-step read/write accesses and inflexible data mapping strategy may even result in system performance degradation. This paper will discuss our circuit and architecture combined solution. Advanced spintronic technology, i.e., racetrack memory, enables an extremely high storage density and offers a faster-than-Moores law scaling path. Unorthodox new memory hierarchies are necessary to minimize the impact of pseudo-sequential accesses of racetrack memory.

Duke Scholars

Published In

International System on Chip Conference

DOI

EISSN

2164-1706

ISSN

2164-1676

Publication Date

February 12, 2016

Volume

2016-February

Start / End Page

350 / 355
 

Citation

APA
Chicago
ICMJE
MLA
NLM
Li, H., Bi, X., & Sun, Z. (2016). The evolutionary spintronic technologies and their usage in high performance computing. In International System on Chip Conference (Vol. 2016-February, pp. 350–355). https://doi.org/10.1109/SOCC.2015.7406981
Li, H., X. Bi, and Z. Sun. “The evolutionary spintronic technologies and their usage in high performance computing.” In International System on Chip Conference, 2016-February:350–55, 2016. https://doi.org/10.1109/SOCC.2015.7406981.
Li H, Bi X, Sun Z. The evolutionary spintronic technologies and their usage in high performance computing. In: International System on Chip Conference. 2016. p. 350–5.
Li, H., et al. “The evolutionary spintronic technologies and their usage in high performance computing.” International System on Chip Conference, vol. 2016-February, 2016, pp. 350–55. Scopus, doi:10.1109/SOCC.2015.7406981.
Li H, Bi X, Sun Z. The evolutionary spintronic technologies and their usage in high performance computing. International System on Chip Conference. 2016. p. 350–355.

Published In

International System on Chip Conference

DOI

EISSN

2164-1706

ISSN

2164-1676

Publication Date

February 12, 2016

Volume

2016-February

Start / End Page

350 / 355