Skip to main content

Analysis and optimization of thermal effect on STT-RAM based 3-D stacked cache design

Publication ,  Conference
Bi, X; Li, H; Kim, JJ
Published in: Proceedings - 2012 IEEE Computer Society Annual Symposium on VLSI, ISVLSI 2012
October 29, 2012

Spin-Transfer Torque Random Access Memory (STT-RAM) has been proved a promising emerging nonvolatile memory technology suitable for many applications such as cache memory of CPU. Simulation results show that the switching time of Magnetic Tunnel Junction (MTJ), which is the core element of the STT-RAM cell, varies when the temperature changes. In this paper, we study the thermal effect on switching time of STT-RAM cell, and it is showed that when temperature changes from 300K to 375K, the required write pulse period to achieve 1E-8 bit error rate (BER) increases from 10.02ns to 15.04ns under 45nm technology. When STT-RAM is used as 3-D stacked L3 cache, the required write pulse period ranges from 11.42ns to 14.68ns due to temperature variation caused by the CPU core layer. If the thermal effect is not considered, the BER of the hottest region will significantly increase to 1E-4. Based on these observations, an optimization design with Dynamic Temperature Aware Write Access is proposed, to increase the efficiency of accessing a 3-D stacked STT-RAM cache, as well as achieve the target BER. Compared to a conventional design, the proposed scheme can improve the CPU performance by 3.8% and reduce the write energy consumption of the STT-RAM cache by 4.8%. © 2012 IEEE.

Duke Scholars

Published In

Proceedings - 2012 IEEE Computer Society Annual Symposium on VLSI, ISVLSI 2012

DOI

Publication Date

October 29, 2012

Start / End Page

374 / 379
 

Citation

APA
Chicago
ICMJE
MLA
NLM
Bi, X., Li, H., & Kim, J. J. (2012). Analysis and optimization of thermal effect on STT-RAM based 3-D stacked cache design. In Proceedings - 2012 IEEE Computer Society Annual Symposium on VLSI, ISVLSI 2012 (pp. 374–379). https://doi.org/10.1109/ISVLSI.2012.56
Bi, X., H. Li, and J. J. Kim. “Analysis and optimization of thermal effect on STT-RAM based 3-D stacked cache design.” In Proceedings - 2012 IEEE Computer Society Annual Symposium on VLSI, ISVLSI 2012, 374–79, 2012. https://doi.org/10.1109/ISVLSI.2012.56.
Bi X, Li H, Kim JJ. Analysis and optimization of thermal effect on STT-RAM based 3-D stacked cache design. In: Proceedings - 2012 IEEE Computer Society Annual Symposium on VLSI, ISVLSI 2012. 2012. p. 374–9.
Bi, X., et al. “Analysis and optimization of thermal effect on STT-RAM based 3-D stacked cache design.” Proceedings - 2012 IEEE Computer Society Annual Symposium on VLSI, ISVLSI 2012, 2012, pp. 374–79. Scopus, doi:10.1109/ISVLSI.2012.56.
Bi X, Li H, Kim JJ. Analysis and optimization of thermal effect on STT-RAM based 3-D stacked cache design. Proceedings - 2012 IEEE Computer Society Annual Symposium on VLSI, ISVLSI 2012. 2012. p. 374–379.

Published In

Proceedings - 2012 IEEE Computer Society Annual Symposium on VLSI, ISVLSI 2012

DOI

Publication Date

October 29, 2012

Start / End Page

374 / 379