Skip to main content
Journal cover image

Multi-bit soft error tolerable L1 data cache based on characteristic of data value

Publication ,  Journal Article
Wang, DH; Liu, HP; Chen, YR
Published in: Journal of Central South University
May 26, 2015

Due to continuous decreasing feature size and increasing device density, on-chip caches have been becoming susceptible to single event upsets, which will result in multi-bit soft errors. The increasing rate of multi-bit errors could result in high risk of data corruption and even application program crashing. Traditionally, L1 D-caches have been protected from soft errors using simple parity to detect errors, and recover errors by reading correct data from L2 cache, which will induce performance penalty. This work proposes to exploit the redundancy based on the characteristic of data values. In the case of a small data value, the replica is stored in the upper half of the word. The replica of a big data value is stored in a dedicated cache line, which will sacrifice some capacity of the data cache. Experiment results show that the reliability of L1 D-cache has been improved by 65% at the cost of 1% in performance.

Duke Scholars

Published In

Journal of Central South University

DOI

EISSN

2227-5223

ISSN

2095-2899

Publication Date

May 26, 2015

Volume

22

Issue

5

Start / End Page

1769 / 1775
 

Citation

APA
Chicago
ICMJE
MLA
NLM
Wang, D. H., Liu, H. P., & Chen, Y. R. (2015). Multi-bit soft error tolerable L1 data cache based on characteristic of data value. Journal of Central South University, 22(5), 1769–1775. https://doi.org/10.1007/s11771-015-2695-3
Wang, D. H., H. P. Liu, and Y. R. Chen. “Multi-bit soft error tolerable L1 data cache based on characteristic of data value.” Journal of Central South University 22, no. 5 (May 26, 2015): 1769–75. https://doi.org/10.1007/s11771-015-2695-3.
Wang DH, Liu HP, Chen YR. Multi-bit soft error tolerable L1 data cache based on characteristic of data value. Journal of Central South University. 2015 May 26;22(5):1769–75.
Wang, D. H., et al. “Multi-bit soft error tolerable L1 data cache based on characteristic of data value.” Journal of Central South University, vol. 22, no. 5, May 2015, pp. 1769–75. Scopus, doi:10.1007/s11771-015-2695-3.
Wang DH, Liu HP, Chen YR. Multi-bit soft error tolerable L1 data cache based on characteristic of data value. Journal of Central South University. 2015 May 26;22(5):1769–1775.
Journal cover image

Published In

Journal of Central South University

DOI

EISSN

2227-5223

ISSN

2095-2899

Publication Date

May 26, 2015

Volume

22

Issue

5

Start / End Page

1769 / 1775