Skip to main content

Efficient analog circuit optimization using sparse regression and error margining

Publication ,  Conference
Alawieh, MB; Wang, F; Kanj, R; Li, X; Joshi, R
Published in: Proceedings - International Symposium on Quality Electronic Design, ISQED
May 25, 2016

In this paper, we propose a novel analog circuit optimization methodology for achieving high parametric yield. We solve the statistical worst-case optimization problem by a sequence of linear programings where performance metrics are fitted using sparse regression to take into account a large number of device-level parameters modeling process variations. In addition, we propose a margining mechanism to ensure accurate yield optimization with consideration of modeling errors. The efficacy of this method is demonstrated using two circuit examples where the cost function is minimized and high parametric yield (e.g., around 90%) is achieved compared to other conventional approaches.

Duke Scholars

Published In

Proceedings - International Symposium on Quality Electronic Design, ISQED

DOI

EISSN

1948-3295

ISSN

1948-3287

Publication Date

May 25, 2016

Volume

2016-May

Start / End Page

410 / 415
 

Citation

APA
Chicago
ICMJE
MLA
NLM
Alawieh, M. B., Wang, F., Kanj, R., Li, X., & Joshi, R. (2016). Efficient analog circuit optimization using sparse regression and error margining. In Proceedings - International Symposium on Quality Electronic Design, ISQED (Vol. 2016-May, pp. 410–415). https://doi.org/10.1109/ISQED.2016.7479236
Alawieh, M. B., F. Wang, R. Kanj, X. Li, and R. Joshi. “Efficient analog circuit optimization using sparse regression and error margining.” In Proceedings - International Symposium on Quality Electronic Design, ISQED, 2016-May:410–15, 2016. https://doi.org/10.1109/ISQED.2016.7479236.
Alawieh MB, Wang F, Kanj R, Li X, Joshi R. Efficient analog circuit optimization using sparse regression and error margining. In: Proceedings - International Symposium on Quality Electronic Design, ISQED. 2016. p. 410–5.
Alawieh, M. B., et al. “Efficient analog circuit optimization using sparse regression and error margining.” Proceedings - International Symposium on Quality Electronic Design, ISQED, vol. 2016-May, 2016, pp. 410–15. Scopus, doi:10.1109/ISQED.2016.7479236.
Alawieh MB, Wang F, Kanj R, Li X, Joshi R. Efficient analog circuit optimization using sparse regression and error margining. Proceedings - International Symposium on Quality Electronic Design, ISQED. 2016. p. 410–415.

Published In

Proceedings - International Symposium on Quality Electronic Design, ISQED

DOI

EISSN

1948-3295

ISSN

1948-3287

Publication Date

May 25, 2016

Volume

2016-May

Start / End Page

410 / 415