Skip to main content

Modeling interconnect variability using efficient parametric model order reduction

Publication ,  Conference
Li, P; Liu, F; Li, X; Pileggi, LT; Nassif, SR
Published in: Proceedings -Design, Automation and Test in Europe, DATE '05
December 1, 2005

Assessing IC manufacturing process fluctuations and their impacts on IC interconnect performance has become unavoidable for modern DSM designs. However, the construction of parametric interconnect models is often hampered by the rapid increase in computational cost and model complexity. In this paper we present an efficient yet accurate parametric model order reduction algorithm for addressing the variability of IC interconnect performance. The efficiency of the approach lies in a novel combination of low-rank matrix approximation and multi-parameter moment matching. The complexity of the proposed parametric model order reduction is as low as that of a standard Krylov subspace method when applied to a nominal system. Under the projection-based framework, our algorithm also preserves the passivity of the resulting parametric models.

Duke Scholars

Published In

Proceedings -Design, Automation and Test in Europe, DATE '05

DOI

ISSN

1530-1591

Publication Date

December 1, 2005

Volume

II

Start / End Page

958 / 963
 

Citation

APA
Chicago
ICMJE
MLA
NLM
Li, P., Liu, F., Li, X., Pileggi, L. T., & Nassif, S. R. (2005). Modeling interconnect variability using efficient parametric model order reduction. In Proceedings -Design, Automation and Test in Europe, DATE ’05 (Vol. II, pp. 958–963). https://doi.org/10.1109/DATE.2005.213
Li, P., F. Liu, X. Li, L. T. Pileggi, and S. R. Nassif. “Modeling interconnect variability using efficient parametric model order reduction.” In Proceedings -Design, Automation and Test in Europe, DATE ’05, II:958–63, 2005. https://doi.org/10.1109/DATE.2005.213.
Li P, Liu F, Li X, Pileggi LT, Nassif SR. Modeling interconnect variability using efficient parametric model order reduction. In: Proceedings -Design, Automation and Test in Europe, DATE ’05. 2005. p. 958–63.
Li, P., et al. “Modeling interconnect variability using efficient parametric model order reduction.” Proceedings -Design, Automation and Test in Europe, DATE ’05, vol. II, 2005, pp. 958–63. Scopus, doi:10.1109/DATE.2005.213.
Li P, Liu F, Li X, Pileggi LT, Nassif SR. Modeling interconnect variability using efficient parametric model order reduction. Proceedings -Design, Automation and Test in Europe, DATE ’05. 2005. p. 958–963.

Published In

Proceedings -Design, Automation and Test in Europe, DATE '05

DOI

ISSN

1530-1591

Publication Date

December 1, 2005

Volume

II

Start / End Page

958 / 963