Skip to main content
Machine Learning in VLSI Computer-Aided Design

Large-Scale Circuit Performance Modeling by Bayesian Model Fusion

Publication ,  Chapter
Tao, J; Wang, F; Cachecho, P; Zhang, W; Sun, S; Li, X; Kanj, R; Gu, C; Zeng, X
January 1, 2019

In this chapter, we describe a novel statistical framework, referred to as Bayesian Model Fusion (BMF), that allows us to minimize the simulation and/or measurement cost for both pre-silicon validation and post-silicon tuning of analog and mixed-signal (AMS) circuits with consideration of large-scale process variations. The BMF technique is motivated by the fact that today’s AMS design cycle typically spans multiple stages (e.g., schematic design, layout design, first tape-out, second tape-out, etc.). Hence, we can reuse the simulation and/or measurement data collected at an early stage to facilitate efficient validation and tuning of AMS circuits with a minimal amount of data at the late stage. The efficacy of BMF is demonstrated by using several industrial circuit examples.

Duke Scholars

DOI

Publication Date

January 1, 2019

Start / End Page

403 / 422
 

Citation

APA
Chicago
ICMJE
MLA
NLM
Tao, J., Wang, F., Cachecho, P., Zhang, W., Sun, S., Li, X., … Zeng, X. (2019). Large-Scale Circuit Performance Modeling by Bayesian Model Fusion. In Machine Learning in VLSI Computer-Aided Design (pp. 403–422). https://doi.org/10.1007/978-3-030-04666-8_14
Tao, J., F. Wang, P. Cachecho, W. Zhang, S. Sun, X. Li, R. Kanj, C. Gu, and X. Zeng. “Large-Scale Circuit Performance Modeling by Bayesian Model Fusion.” In Machine Learning in VLSI Computer-Aided Design, 403–22, 2019. https://doi.org/10.1007/978-3-030-04666-8_14.
Tao J, Wang F, Cachecho P, Zhang W, Sun S, Li X, et al. Large-Scale Circuit Performance Modeling by Bayesian Model Fusion. In: Machine Learning in VLSI Computer-Aided Design. 2019. p. 403–22.
Tao, J., et al. “Large-Scale Circuit Performance Modeling by Bayesian Model Fusion.” Machine Learning in VLSI Computer-Aided Design, 2019, pp. 403–22. Scopus, doi:10.1007/978-3-030-04666-8_14.
Tao J, Wang F, Cachecho P, Zhang W, Sun S, Li X, Kanj R, Gu C, Zeng X. Large-Scale Circuit Performance Modeling by Bayesian Model Fusion. Machine Learning in VLSI Computer-Aided Design. 2019. p. 403–422.

DOI

Publication Date

January 1, 2019

Start / End Page

403 / 422