Skip to main content

Phase-noise driven system design of fractional-N frequency synthesizers and validation with measured results

Publication ,  Journal Article
Arora, H; Klemmer, N; Jochum, T; Wolf, P
Published in: Proceedings - IEEE Computer Society Annual Symposium on VLSI: Emerging VLSI Technologies and Architectures
November 28, 2007

Phase noise has been a primary issue in the design of frequency synthesizers. The system level noise analysis of a fractional-N (frac-N) PLL is presented to enable the circuit design of a 5-Mbps GMSK modulated data transmitter in the 900 MHz ISM band. A mathematical model describes the noise contributions due to the Charge Pump (CP), the phase frequency detector (PFD), the loop filter, the VCO, and the delta-sigma modulator. The model takes into account the effects of ΔΣ modulated CP pulse-widths on its thermal and flicker noise. The ΔΣ sequence noise caused by static CP current mismatch, CP dynamic mismatch and PFD reset delay mismatch is taken into consideration in the noise analysis. Relying on a combined time-domain and frequency-domain noise analysis, the behavioral model provides fast and accurate phase noise estimation at the system level. This analysis enables the designer to determine the dominant contributors to the in-band and out-of-band phase noise simplifying the transistor level design of frac-N synthesizers. Measured results of a MASH-12 frac-N synthesizer designed in 1.8V TSMC 0.18μm Mixed Signal/RF process correlate well with behavioral noise model predictions. The proposed system noise analysis methodology has general applicability to frac-N PLL design. © 2007 IEEE.

Duke Scholars

Published In

Proceedings - IEEE Computer Society Annual Symposium on VLSI: Emerging VLSI Technologies and Architectures

DOI

Publication Date

November 28, 2007

Start / End Page

133 / 138
 

Citation

APA
Chicago
ICMJE
MLA
NLM
Arora, H., Klemmer, N., Jochum, T., & Wolf, P. (2007). Phase-noise driven system design of fractional-N frequency synthesizers and validation with measured results. Proceedings - IEEE Computer Society Annual Symposium on VLSI: Emerging VLSI Technologies and Architectures, 133–138. https://doi.org/10.1109/ISVLSI.2007.82
Arora, H., N. Klemmer, T. Jochum, and P. Wolf. “Phase-noise driven system design of fractional-N frequency synthesizers and validation with measured results.” Proceedings - IEEE Computer Society Annual Symposium on VLSI: Emerging VLSI Technologies and Architectures, November 28, 2007, 133–38. https://doi.org/10.1109/ISVLSI.2007.82.
Arora H, Klemmer N, Jochum T, Wolf P. Phase-noise driven system design of fractional-N frequency synthesizers and validation with measured results. Proceedings - IEEE Computer Society Annual Symposium on VLSI: Emerging VLSI Technologies and Architectures. 2007 Nov 28;133–8.
Arora, H., et al. “Phase-noise driven system design of fractional-N frequency synthesizers and validation with measured results.” Proceedings - IEEE Computer Society Annual Symposium on VLSI: Emerging VLSI Technologies and Architectures, Nov. 2007, pp. 133–38. Scopus, doi:10.1109/ISVLSI.2007.82.
Arora H, Klemmer N, Jochum T, Wolf P. Phase-noise driven system design of fractional-N frequency synthesizers and validation with measured results. Proceedings - IEEE Computer Society Annual Symposium on VLSI: Emerging VLSI Technologies and Architectures. 2007 Nov 28;133–138.

Published In

Proceedings - IEEE Computer Society Annual Symposium on VLSI: Emerging VLSI Technologies and Architectures

DOI

Publication Date

November 28, 2007

Start / End Page

133 / 138