Skip to main content

Stacking magnetic random access memory atop microprocessors: An architecture-level evaluation

Publication ,  Journal Article
Dong, X; Wu, X; Xie, Y; Chen, Y; Li, H
Published in: IET Computers and Digital Techniques
May 1, 2011

Magnetic random access memory (MRAM) has been considered as a promising memory technology because of its attractive properties such as non-volatility, fast access, zero standby leakage and high density. Although integrating MRAM with complementary metal-oxide-semiconductor (CMOS) logic may incur extra manufacturing cost because of the hybrid magnetic-CMOS fabrication process, it is feasible and cost-effective to fabricate MRAM and CMOS logic separately and then integrate them using 3D stacking. In this work, we first studied the MRAM properties and built an MRAM cache model in terms of performance, energy and area. Using this model, we evaluated the impact of stacking MRAM caches atop microprocessor cores and compared MRAM against its static random access memory (SRAM) and dynamic random access memory (DRAM) counterparts. Our simulation result shows that MRAM stacking can provide competitive instruction-per-cycle (IPC) performance with a large reduction in power consumption. © 2011 The Institution of Engineering and Technology.

Duke Scholars

Published In

IET Computers and Digital Techniques

DOI

ISSN

1751-8601

Publication Date

May 1, 2011

Volume

5

Issue

3

Start / End Page

213 / 220

Related Subject Headings

  • Computer Hardware & Architecture
  • 4606 Distributed computing and systems software
  • 4009 Electronics, sensors and digital hardware
  • 1006 Computer Hardware
  • 0906 Electrical and Electronic Engineering
  • 0803 Computer Software
 

Citation

APA
Chicago
ICMJE
MLA
NLM
Dong, X., Wu, X., Xie, Y., Chen, Y., & Li, H. (2011). Stacking magnetic random access memory atop microprocessors: An architecture-level evaluation. IET Computers and Digital Techniques, 5(3), 213–220. https://doi.org/10.1049/iet-cdt.2009.0091
Dong, X., X. Wu, Y. Xie, Y. Chen, and H. Li. “Stacking magnetic random access memory atop microprocessors: An architecture-level evaluation.” IET Computers and Digital Techniques 5, no. 3 (May 1, 2011): 213–20. https://doi.org/10.1049/iet-cdt.2009.0091.
Dong X, Wu X, Xie Y, Chen Y, Li H. Stacking magnetic random access memory atop microprocessors: An architecture-level evaluation. IET Computers and Digital Techniques. 2011 May 1;5(3):213–20.
Dong, X., et al. “Stacking magnetic random access memory atop microprocessors: An architecture-level evaluation.” IET Computers and Digital Techniques, vol. 5, no. 3, May 2011, pp. 213–20. Scopus, doi:10.1049/iet-cdt.2009.0091.
Dong X, Wu X, Xie Y, Chen Y, Li H. Stacking magnetic random access memory atop microprocessors: An architecture-level evaluation. IET Computers and Digital Techniques. 2011 May 1;5(3):213–220.

Published In

IET Computers and Digital Techniques

DOI

ISSN

1751-8601

Publication Date

May 1, 2011

Volume

5

Issue

3

Start / End Page

213 / 220

Related Subject Headings

  • Computer Hardware & Architecture
  • 4606 Distributed computing and systems software
  • 4009 Electronics, sensors and digital hardware
  • 1006 Computer Hardware
  • 0906 Electrical and Electronic Engineering
  • 0803 Computer Software