Skip to main content

Processor caches built using multi-level spin-transfer torque RAM cells

Publication ,  Conference
Chen, Y; Wong, WF; Li, H; Koh, CK
Published in: Proceedings of the International Symposium on Low Power Electronics and Design
September 19, 2011

It has been predicted that a processor's caches could occupy as much as 90% of chip area for technology nodes from the current. In this paper, we study the use of multi-level spin-transfer torque RAM (STT-RAM) cells in the design of processor caches. Compared to the traditional SRAM caches, a multi-level cell (MLC) STT-RAM cache design is denser, fast, and consumes less energy. However, a number of critical issues remains to be solved before MLC STT-RAM technology can be deployed in processor caches. In this paper, we shall offer solutions to the issue of bit encoding as well as tackle the write endurance problem. The latter has been neglected in previous works on STT-RAM caches. We propose a set remapping scheme that can potentially prolong the lifetime of a MLC STT-RAM cache by 80× on average. Furthermore, a method for recovering the performance that may be lost in some applications due to set remapping is introduced. © 2011 IEEE.

Duke Scholars

Published In

Proceedings of the International Symposium on Low Power Electronics and Design

DOI

ISSN

1533-4678

Publication Date

September 19, 2011

Start / End Page

73 / 78
 

Citation

APA
Chicago
ICMJE
MLA
NLM
Chen, Y., Wong, W. F., Li, H., & Koh, C. K. (2011). Processor caches built using multi-level spin-transfer torque RAM cells. In Proceedings of the International Symposium on Low Power Electronics and Design (pp. 73–78). https://doi.org/10.1109/ISLPED.2011.5993610
Chen, Y., W. F. Wong, H. Li, and C. K. Koh. “Processor caches built using multi-level spin-transfer torque RAM cells.” In Proceedings of the International Symposium on Low Power Electronics and Design, 73–78, 2011. https://doi.org/10.1109/ISLPED.2011.5993610.
Chen Y, Wong WF, Li H, Koh CK. Processor caches built using multi-level spin-transfer torque RAM cells. In: Proceedings of the International Symposium on Low Power Electronics and Design. 2011. p. 73–8.
Chen, Y., et al. “Processor caches built using multi-level spin-transfer torque RAM cells.” Proceedings of the International Symposium on Low Power Electronics and Design, 2011, pp. 73–78. Scopus, doi:10.1109/ISLPED.2011.5993610.
Chen Y, Wong WF, Li H, Koh CK. Processor caches built using multi-level spin-transfer torque RAM cells. Proceedings of the International Symposium on Low Power Electronics and Design. 2011. p. 73–78.

Published In

Proceedings of the International Symposium on Low Power Electronics and Design

DOI

ISSN

1533-4678

Publication Date

September 19, 2011

Start / End Page

73 / 78